## B TECH (SEM-III) THEORY EXAMINATION 2020-21 COMPUTER ORGANIZATION AND ARCHITECTURE Time: 3 Hours Total Marks: 100 Note: 1. Attempt all Sections. If require any missing data; then choose suitably. ## SECTION A | 1. | Attempt all questions in brief. | | $2 \times 10 = 20$ | | |-------|---------------------------------------------------------------------------|-------|--------------------|--| | Q no. | Question | Marks | CO | | | a. | Define the term Computer architecture and Computer organization. | 2 | l | | | b. | What is mean by bus arbitration? List different types of bus arbitration. | 2 | 1 | | | c. | Discuss biasing with reference to floating point representation. | 2 | 2 | | | d. | What is restoring method in division algorithm? | 2 | 2 | | | e. | Define micro operation and micro code. | 2 | 3 | | | f. | Write short note on RISC. | 2 | 3 | | | g. | Define hit ratio. | 2 | 4 | | | h. | What do you mean by page fault? | 1 2 | 4 | | | i. | Explain the term cycle stealing. | 2 | 5 | | | j. | What do you mean by vector interrupt? Explain. | 2 | 5 | | ## SECTION B | 2. | Attempt any three of the following: | $3 \times 10 =$ | = 30 | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------| | Q no. | Question | Marks | CO | | a. | <ul> <li>i. Draw a diagram of bus system using MUX which has four registers of size 4 bits each.</li> <li>ii. Evaluate the arithmetic statement.</li> <li>X = A + B * [C * D + E * (F + G)]</li> <li>using a stack organized computer with zero address operation instructions.</li> </ul> | 10 | 1 | | b. | Explain in detail the principle of carry look ahead adder and design 4-bit CLA adder. | 10 | 2 | | c. | Draw the flowchart for instruction cycle with neat diagram and explain. | 10 | 3 | | d. | Discuss 2 D RAM and 2.5D RAM with suitable diagram. | 10 | 4 | | ę. | Draw and explain the block diagram of typical DMA controller. | 10 | 5 | ## SECTION C Attempt any one part of the following: Q no. Question Marks CO An instruction is stored at location 400 with its address field at location 401. The a. l address field has the value 500.A processor register R1 contains the number 200. Evaluate the effective address if the addressing mode of the instruction is (i) direct (ii) immediate (iii) relative (iv) register indirect (v) index with R1 as index register What do you mean by processor organization? Explain various types of processor b. 10 I organization. 4. Attempt any one part of the following: | 0 | recompt any one part of the following. | | | |-------|----------------------------------------------------------------------------------|-------|----| | Q no. | Question | Marks | CO | | a. | Show the systemic multiplication process of (20) X (-19) using Booth's algorithm | 10 | 2 | | b. | Explain IEEE standard for floating point representation Decreased | 10 | 12 | | | 1460.125)10 in single precision and double precision format. | 10 | 2 |